DEPARTMENT OF ELECTRICAL AND ELECTRONIC ENGINEERING **EXAMINATIONS 20.10** 

EEE/ISE PART III/IV: MEng, BEng and ACGI

#### **DIGITAL SYSTEM DESIGN**

Friday, 7 May 10:00 am

Time allowed: 3:00 hours

There are SIX questions on this paper.

Answer FOUR questions.

All questions carry equal marks

Any special instructions for invigilators and information for candidates are on page 1.

Examiners responsible

First Marker(s):

C. Bouganis

Second Marker(s): T.J.W. Clarke

#### Special information for invigilators:

None

#### Information for candidates:

In the figures showing digital circuits, all components have, unless explicitly indicated otherwise, been drawn with their inputs on the left and their outputs on the right. All signals labelled with the same name are connected together. All circuits use positive logic. The least significant bit of a bus signal is labelled as bit 0, and the most significant bit with the highest integer number. Therefore the signal X[7:0] is an eight bit bus with X7 being the MSB and X0 the LSB.

Hexadecimal numbers are prefixed with \$. For example the decimal number 10 is written as \$A.

In questions involving circuit design, you may use any standard digital circuits that are not explicitly forbidden by the question provided that you fully specify their operation.

Marks may be deducted for unnecessarily complex designs unless you are explicitly instructed not to simplify your solution.

#### The Questions

a) Figure 1.1 shows the bit-parallel iterative implementation of a CORDIC processor. Hence or otherwise, derive the iterative equations of the rotation mode CORDIC algorithm as implemented by the circuit shown.

[10]

b) Table 1 illustrates a set of angles and their corresponding arctan values relevant to the CORDIC algorithm. Justify the reason for selecting those elementary angles. If the only angles that are available to our CORDIC implementation are the ones displayed in Table 1, what is the maximum angle that can be approximated with zero error?

[4]

c) Explain how the CORDIC algorithm can be used to evaluate tan(a). Assume that the value of K is known.

[3]

d) State with justification how many CORDIC iterations are required to evaluate cos(a), where  $a = 18.4350^{o}$ . Assuming the architecture of Figure 1.1, how many clock cycles are required for the above evaluation? The elementary angles used in the CORDIC implementation are illustrated in Table 1.

[3]

Table 1 Elementary angles and their tangents

| e         | atan(e) in degrees |  |  |
|-----------|--------------------|--|--|
| 1         | 45.000             |  |  |
| 0.5       | 26.565             |  |  |
| 0.25      | 14.036             |  |  |
| 0.125     | 7.125              |  |  |
| 0.0625    | 3.576              |  |  |
| 0.03125   | 1.790              |  |  |
| 0.0115625 | 0.895              |  |  |

[continued on the following page]



Figure 1.1 CORDIC architecture

 a) Figure 2.1 illustrates a common Phase Locked Loop (PLL) system. Provide a description of its operation.

[5]

b) Compare the given PLL system to a Delay Locked Loop (DLL) system.

[5]

c) Derive the relationship between the output frequency  $F_{OUT}$  and the input frequency  $F_{IN}$  as a function of N, M, and C.

[5]

d) An input clock signal with frequency 30MHz is given. State the values of N, M, and C, if  $F_{VCO}$  is in the range 100-200MHz, in order to produce a clock signal with target frequency of 75MHz.

[5]



Figure 2.1 A Phase Locked Loop

 Design a system that performs the 4-tap FIR filtering defined by the following expression

$$y(n) = 5 * x(n) + 3 * x(n-1) + 2 * x(n-2) + x(n-3)$$

where x is the input signal and y is the output signal. Your design should be based on a bit-serial implementation that employs distributed arithmetic. The input samples enter the system LSB first and take integer values in the range [0,255]. You do not need to draw the system control signals.

[12]

b) State the length of the adder used in the design.

[2]

c) Assuming that there is a constant flow of input data, comment on the throughput of the system (evaluations / clock cycles).

[4]

d) Specify the size of the RAM used in the design (number of entries and bits per entry), Write its contents in decimal format.

[2]

4. a) Figure 4.1 depicts the state diagram of a 8-state finite state machine (FSM), with an output A. The output signal is set high in state 7, and low in all other states. Using three D flip-flops and logic, design a circuit that implements the FSM.

[10]

b) Assuming that the logic is mapped to 4-LUTs when the target device is an FPGA, estimate the number of 4-LUTs required to implement the FSM.

[5]

c) Estimate the maximum frequency of the design, given that the propagation delay of a 4-LUT is 2ns, and the set-up time, the hold time and propagation time of a D flip-flop are 2ns, 1ns and 3ns respectively.

[3]

d) Discuss whether it is possible to increase the clock frequency of the design by employing pipeline techniques without affecting its functionality.

[2]



Figure 4.1 State diagram

5. a) A block diagram of a 1 bit full adder (FA) is given in Figure 5.1. The equations that describe its outputs are  $s = x \oplus y \oplus c_{in}$ , and  $c = x \cdot y + c_{in} \cdot (x \oplus y)$ .



Figure 5.1 Full Adder

Assuming that only 4-LUTs are used when such a design is mapped on an FPGA, estimate the number of LUTs required for one 1 bit full adder.

[3]

b) Using the above FA as a building block, design an 8-bit ripple-carry adder that takes as input two 8-bit numbers and produces an 8 bit output (i.e. ignore the carry from the MSB stage).

[3]

c) State the critical path, and derive the maximum frequency of the design, assuming that all the logic is mapped to LUTs. Assume that the propagation delay of a LUT is 2ns.

[4]

d) Design an 8-bit carry-select adder using as building blocks three 4-bit ripple-carry adders. You can ignore the carry from the MSB stage.

[3]

A 1-bit two to one multiplexer can be implemented using one 4-LUT. Estimate
the total number of 4-LUTs required for the above 8-bit carry-select adder design.

[3]

f) State the maximum frequency of the above 8-bit carry-select adder design, assuming that the propagation delay of a LUT is 2ns.

[4]

6. a) Figure 6.1 shows a circuit that performs FIR filtering according to the following equation

$$y(n) = c1 * x(n) + c2 * x(n-1) + c3 * x(n-2)$$

where c1, c2, c3 are coefficients that have integer values. The system produces one output per clock cycle. The propagation delays of the components of the system are given in Table 1. Assume that the wires do not exhibit any delay, and all registers are clocked with the same clock signal. State and justify the critical path in this design. What is the maximum frequency of the design?

[10]

b) Assume that you cannot change the adder and multiplier blocks. Explain how you can increase the maximum frequency of the design and state the resulting frequency. Comment on the resulting throughput and latency of the modified design.

[7]

[continued on the following page]



Figure 6.1 FIR system

Table 1 Propagation delay of the Components

| symbol            | value | description                 |  |  |
|-------------------|-------|-----------------------------|--|--|
| $T_p^{reg}$       | 5ns   | register propagation delay  |  |  |
| $T_{setup}^{reg}$ | 2ns   | register setup time         |  |  |
| rreg              | 3ns   | register hold time          |  |  |
| $T_{p}^{hold}$    | 10ns  | multiplier propagation time |  |  |
| $T_p^{add}$       | 8ns   | adder propagation time      |  |  |

The design is used to filter an asynchronous signal. Explain the problems that may rise by feeding to the FIR design an asynchronous input. A synchronizer with a single register is added to the original design as shown in Figure 6.2. Calculate the MTBF when the design is clocked a 40 MHz clock. The rate of asynchronous transitions per second is 40, and  $\tau = 0.5ns$  and  $T_0 = 9.5x10^{12}sec$ .

[3]



Figure 6.2 FIR system synchronizer

a) The iterative equations are:

1/12

$$x_{i+1} = x_i - di \cdot g_i \frac{1}{2}$$

$$y_{i+1} = y_i + di \cdot x_i \cdot \frac{1}{2}$$

$$2i_{i+1} = 2i_i - di \cdot \alpha i$$

where dies-323 as determined by some criterian

[10]

[4]

corresponding at tan values are powers of two.

The maximum angle is the sum of all the myles: 0 = 45.000+26.565+---+0.895 = 48,987°

c)  $f_{\alpha y}(\alpha) = \frac{\sin(\alpha)}{\cos(\alpha)}$ 

1. Set 2 = x 2. x = 1/2 = 0.607252935

3. 4=8 4. Iterate with di = sign (Zi)

> After us rotations we get: Xm= cos (20) ymasin(a) Zunze

> > fay (a) = Sun

[3]

d) In order to evaluate  $cos(\alpha)$ , we used to set  $2 = \alpha$ , and iterate with dc = rign(2i) 2o = 18,4350, do = +1

itentia

1. 2 = 18,4350 - 45,000 = -26,565,  $d_1 = -1$ 

2.  $z_2 = -26,562 + 26,565 = \emptyset$ 

We need two iterations.

The given architecture partons one iteration per clock cycle, so we need two clock cycles.

[3]

- PLL adjus the rising edge is of reference input doch to feedback dock using PFD.
- efformed clock and feelball dell and freq between reference clock and feelball dell and generates "up" and "Jown" control signals based on whether the feedball freq freq. is lagging or leading the net. freq.
- · The Loop filter connects the "up" and "down" signals to control the oscillation thep of the UCO
- · feedback loop counter is used to increase VOO hung above input net hung.
- · Pre-scale country (N) is used to produce the ref
- · The past-scale counter (C) allow to generate other freq. from Fuco.

な」

b)

· hist order loop - second third order loop
· hist order loop - second to der loop
· heap. synthets is dith. · stability can be an issue
· vet dock jitter passed to outp. · place error accuratation
· no place error account.

Es]

Freo = FREE XM = FINXM/N

Fart = Fuco/c = FIN XM/(NXC)

[5]

Ls J

= 0.

Fuco should be 150 MHz.

N=1, M=5, C=2.

# 3. [Tests student's ability to design a system based on Distributed arithmetic]



[12]

(1) x has 8 hits. So, I result per 8 clock cycles.

[1]

| d) |      |        |          |        |       |                           |     |
|----|------|--------|----------|--------|-------|---------------------------|-----|
|    | X(n) | x(u-1) | 7(4-2)   | ~(u-3) | Vadun |                           |     |
|    | 0    | 0      | 0        | 0      | 0     | size                      |     |
|    | 0    | 0      | 0        | 1      | 7     | 16 × 4                    |     |
|    | 0    | 0      |          | 0      | 2     |                           | : : |
|    | 0    | O      |          |        | 3     |                           |     |
|    | 0    |        | 0        | 0      | 3     |                           |     |
|    | 0    |        | U        | 1      | 4     | weeks and the same of the |     |
|    | 0    |        | t        | 0      | 5     |                           |     |
| %  | 0    |        | 1        | )      | 6     |                           |     |
|    | (    | 0      | 0        | O      | 5     |                           |     |
|    | l    | ပ      | ی        | J      | 6     |                           |     |
|    |      | 0      | l        | 0      | +     |                           |     |
|    | 1    | 0      | 1        | 1      | 8     |                           |     |
|    | l    | 1      | <u>ග</u> | )      | 8     |                           | [2] |
|    | Ţ    | \      | 9 1      |        | 9     |                           |     |
|    | . 1  | \      | 7 0      |        | lo    |                           |     |
|    | 1    | ı      | 1 1      |        | 11    |                           |     |
|    |      |        |          |        |       |                           |     |

5

| 50  | 52 | ٥٤ | NS2 | NJ, | -2 W | A |
|-----|----|----|-----|-----|------|---|
| 0   | 0  | 0  | 9   | 0   | 1    | 0 |
| 0   | 0  | 1  | 0   | \   | 0    | 0 |
| 0   | 1  | 0  | 0   | \\  |      | 0 |
| 0   | 2  | 1  | (   | 0   | 0    | 0 |
| 1   |    | 0  | l   | 0   | 1    | 0 |
| _ ( | 0  | 1  | \   | ι   | 0    | 0 |
| ١   |    | 0  | l   | t   | ١    | 0 |
| ι   | ι  | 1  | 0   | 0   | 0    | 1 |
|     |    |    |     |     |      |   |

$$MS_0 = S_2 S_1 S_0 + S_2 S_1 S_0 + S_2 S_1 S_0 + S_2 S_1 S_0$$

$$MS_1 = S_2 S_1 S_0 + S_2 S_1 S_0 + S_2 S_1 S_0 + S_2 S_1 S_0$$

$$MS_2 = S_2 S_1 S_0 + S_2 S_1 S_0 + S_2 S_1 S_0 + S_2 S_1 S_0$$

$$A = S_2 S_1 S_0$$



TIOI

b) If 4-WT implement à 4-input to boolen

Total: 16 LUTS.

[5]

c) to + took + to < T = 0 T = 3 + 2.9 + 2 = 9 use

9 levels of LUT.

to+ tp>+4 = alway holds.

Max freq: 1

[3]

d) No , because of the feedback loop.

[2]

## 5. [ Tests students' abolity to boundle timing + Bookwork]

 $\propto$ ) A 4-LUT implements any booleon function A. 4 inputs.

So, for one FA, 2 LUTS are meeded.

[3] 

C) The critical public is from xo, yo -0 57 The logic your thorough 8 LUB => 16 were

wax hey = 1/16 wec

[4] 4 bit =4 4bit =1

C3 ]

e) Each by-bit neg. 8 LUTS.

Also 4 mm 2-01 mux are needed.

Thus 3x8 + 4x1 = 28 LUTS.

[3]

f) Contical path is through 4-bit ripple. carry + week

So 4x2+1x2 = 10 nsec.

war freq: 1

[4]

### 6. [ Tests students ability on Huning]

a) The critical path is between the output of the first register and the output register.

Tree + Tound + 9 Tould + Fret < T =>

T > 5 + 10 + 2.8 + 2 = 33 wes

hold hea: Ep + Ep + 2 To add < the OK

Max freq: 1 33 um

[O]

b) By adding two pipeline negiting stages



Throughput is I rould per clock cycle, latercy: 3 clock cycles

c) The first neghter way sample the signal when it changes value. (a change within setup-hold window)
This evertes an oscillation to the output of the first top top, register.

$$UTBF(4) = exp(\frac{4}{2})$$

$$\overline{t_0} \cdot f \cdot \alpha$$

$$tr = \frac{1}{40.10^6} - t_{sel} = 25.10^3.10^6 - 2.10^9$$
  
= 23.109

$$UTBF = \frac{23 \times 10^{17}}{9.5 \times 10^{12} \cdot 40 \cdot 10^{6} \cdot 40}$$

$$= \frac{e^{46}}{e^{-15200} \times 10^{18}} = \frac{9,49 \cdot 10^{19}}{15200 \cdot 10^{18}} = 6,24 \times 10^{-3}$$